49cbe78637
"""The MarvellĀ® PXA168 processor is the first in a family of application processors targeted at mass market opportunities in computing and consumer devices. It balances high computing and multimedia performance with low power consumption to support extended battery life, and includes a wealth of integrated peripherals to reduce overall BOM cost .... """ See http://www.marvell.com/featured/pxa168.jsp for more information. 1. Marvell Mohawk core is a hybrid of xscale3 and its own ARM core, there are many enhancements like instructions for flushing the whole D-cache, and so on 2. Clock reuses Russell's common clkdev, and added the basic support for UART1/2. 3. Devices are a bit different from the 'mach-pxa' way, the platform devices are now dynamically allocated only when necessary (i.e. when pxa_register_device() is called). Description for each device are stored in an array of 'struct pxa_device_desc'. Now that: a. this array of device description is marked with __initdata and can be freed up system is fully up b. which means board code has to add all needed devices early in his initializing function c. platform specific data can now be marked as __initdata since they are allocated and copied by platform_device_add_data() 4. only the basic UART1/2/3 are added, more devices will come later. Signed-off-by: Jason Chagas <chagas@marvell.com> Signed-off-by: Eric Miao <eric.miao@marvell.com>
55 lines
1.2 KiB
C
55 lines
1.2 KiB
C
/*
|
|
* linux/arch/arm/mach-mmp/irq.c
|
|
*
|
|
* Generic IRQ handling, GPIO IRQ demultiplexing, etc.
|
|
*
|
|
* Author: Bin Yang <bin.yang@marvell.com>
|
|
* Created: Sep 30, 2008
|
|
* Copyright: Marvell International Ltd.
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
* published by the Free Software Foundation.
|
|
*/
|
|
|
|
#include <linux/init.h>
|
|
#include <linux/irq.h>
|
|
#include <linux/io.h>
|
|
|
|
#include <mach/regs-icu.h>
|
|
|
|
#include "common.h"
|
|
|
|
#define IRQ_ROUTE_TO_AP (ICU_INT_CONF_AP_INT | ICU_INT_CONF_IRQ)
|
|
|
|
#define PRIORITY_DEFAULT 0x1
|
|
#define PRIORITY_NONE 0x0 /* means IRQ disabled */
|
|
|
|
static void icu_mask_irq(unsigned int irq)
|
|
{
|
|
__raw_writel(PRIORITY_NONE, ICU_INT_CONF(irq));
|
|
}
|
|
|
|
static void icu_unmask_irq(unsigned int irq)
|
|
{
|
|
__raw_writel(IRQ_ROUTE_TO_AP | PRIORITY_DEFAULT, ICU_INT_CONF(irq));
|
|
}
|
|
|
|
static struct irq_chip icu_irq_chip = {
|
|
.name = "icu_irq",
|
|
.ack = icu_mask_irq,
|
|
.mask = icu_mask_irq,
|
|
.unmask = icu_unmask_irq,
|
|
};
|
|
|
|
void __init icu_init_irq(void)
|
|
{
|
|
int irq;
|
|
|
|
for (irq = 0; irq < 64; irq++) {
|
|
icu_mask_irq(irq);
|
|
set_irq_chip(irq, &icu_irq_chip);
|
|
set_irq_handler(irq, handle_level_irq);
|
|
set_irq_flags(irq, IRQF_VALID);
|
|
}
|
|
}
|